An Ilp Formulation for Task Scheduling on Heterogeneous Chip Multiprocessors

Yükleniyor...
Küçük Resim

Tarih

2006

Dergi Başlığı

Dergi ISSN

Cilt Başlığı

Yayıncı

Springer-Verlag Berlin

Erişim Hakkı

info:eu-repo/semantics/openAccess

Özet

One of the main difficuties to map an embedded application onto a multiprocessor architecture is that there are multiple ways of this mapping due to several constraints. In this paper, we present an Integer Linear Programming based framework that maps a given application (represented as a task graph) onto a Heterogeneous Chip Multiprocessor architecture. Our framework can be used with several objective functions such as energy, performance, and fallibility (opposite of reliability). We use Dynamic Voltage Scaling (DVS) for reducing energy consumption while we employ task duplication to minimize fallibility. Our experimental results show that over 50% improvements on energy consumption are possible by using DVS, and the fully task duplicated can be achieved under tight performance and energy bounds.

Açıklama

21st International Symposium on Computer and Information Sciences (ISCIS 2006) -- NOV 01-03, 2006 -- Istanbul, TURKEY

Anahtar Kelimeler

reliability, duplication, energy minimization, DVS, Heterogeneous Chip Multiprocessors

Kaynak

Computer and Information Sciences - Iscis 2006, Proceedings

WoS Q Değeri

N/A

Scopus Q Değeri

Q3

Cilt

4263

Sayı

Künye

Öztürk, Ö., Kandemir, M., Mansouri, N., Tosun, S., (2006). An Ilp Formulation for Task Scheduling on Heterogeneous Chip Multiprocessors. Computer and Information Sciences - Iscis 2006, Proceedings, (4263), 267-276.